This job is expired.


Director, Dft (design-for-testability)

India, Bengaluru
Last update 2024-05-19
Expires 2024-05-19
ID #2156951837
Director, Dft (design-for-testability)
India, Bengaluru,
Modified May 16, 2024


Role - Director, DFT (Design-for-Testability)
Stream - Customer Focused Product Development for Mobility, Industrial, Energy & Telecom
Reporting To - Chief Development Officer / Global Head of Engineering
Location - Bengaluru


L&T Semiconductor Technologies (LTSCT), a fully owned subsidiary of L&T, is the first major Indian Semiconductor product company - a fabless company for designing & delivering Smart Devices for Global Customers. A company that provides Semiconductor Devices and Technology partnerships by helping customers realise energy efficient, high-performance systems to benefit from data, electrification and software defined technology trends.

Harnessing the engineering mastery of L&T, LTSCT is forging a path to a world-class semiconductor ecosystem rooted in India. We aim to rewrite the rules of cutting-edge technology through relentless innovation to foster a vibrant culture of ingenuity, fuelling progress on every chip.

We have a presence in four prominent geographies i.e. US, Europe, Japan and India, with offices in Austin, Munich, London, Tokyo, Bangalore and Chennai.


LTSCT’s Chief Development Organization and Global Engineering team is a central engineering organization responsible for developing and delivering Systems-on-a-Chip (So Cs) for LTSCT's Automotive, Industrial, Energy and Telecom infra business lines. The team is challenged to produce industry-leading solutions covering very cost-sensitive, low power devices to highly integrated, high performance, multi-domain devices compliant with the latest automotive and industrial safety and security standards.


Design for Test (DFT) engineering organization at L&T Semiconductor Technologies (LTSCT) works on groundbreaking methods & technologies for innovations in the area of DFT architecture, verification & post silicon bring up of state-of-the-art semiconductor chips like system on a chip (SOCs) built on the latest semiconductor technology nodes.

You will lead the DFT team activities at your location to drive the DFT structures implementation on the complex SOCs, verify the DFT operations of the chips & support the silicon bring up team using the DFT vectors on the ATE machines. Your team will own the following activities.
1. MBIST insertion to the design.
2. Compressor based Scan chain insertion.
3. BSCAN structure insertion based on the IEEE 1149.1 & 1149.6 standards.
4. Logic BIST implementation for the Self-test capability
5. Analog BIST implementation for selected analog blocks like PLLs, ADC & DACs.
6. IOBist methods implementation for IO structures of the SOCs.
You will lead your team to work with cross-functional teams like design, physical design, verification teams to deliver the DFT solutions to the SOCs in predefined schedule.


Must Have Masters or Ph D degree in computer or electrical engineering from a reputed university.
Must have at least 15 years of hands-on experience in DFT implementation, Verification & Debug of complex large SOCs using Industry standard methods & tools.
Must have experience with Streaming Scan network (SSN) based DFT technology, implemented on SOCs built on latest semiconductor nodes like FINFET technologies.
Good exposure to industry standard Physical design tools (place & route) & methods, timing analysis using static timing analysis (STA) tools.
Must have very good written & oral communication skills, ability to motivate team members to do innovation in DFT architecture & related areas.
Must be familiar with DFT related industry standards like IEEE 1149.1, IEEE 1500 etc.
Must have a track record of managing technical team for at least 10 years.

Job details:

Job type: Full time
Contract type: Permanent
Salary type: Monthly
Occupation: Director, dft (design-for-testability)

⇐ Previous job

Next job ⇒     


Contact employer

    Quick search:


    Type city or region